아니.. HPS 넣으면 IP에서 추가하라고 말만하지 말고
좀 강하게 경고를 하라고 ㅠㅠ



quartus 에서 넣으면 되는줄 알았는데 그게 아니고
tools - platform designer 해서 넣어야 하나보다.(까먹어서 인터넷 검색..)

먼가 복잡하게 뜨는데 먼지 모르니 귀찮아서(!) finish 하고

clk 와 각종 clock_input들을 O를 클릭해서 검은색이 체크되어 클럭이 넘어오게 해주고

종료하려고 하면 Generate Now? 라고 물어보는데 이걸 "예" 하던가

platform designed의 우측 하단 Generate HDL을 누르면 될 듯.
그리고 Finish 해주면 먼가

아까는 안보이던 hps가 추가되어있는데

이걸 더블클릭해서 먼가 또 이상한짓을 하고 나면 되는 듯?
그리고 뜨는 다이얼로그를 보니 수동으로 추가해야 하나는 것 같다.

project nabigaor를 file로 하고 우클릭한다음 "Add/Remove Files in Project" 해서

설정 창이 열리면 File name ... 을 눌러서

qip 확장자를 찾아서 넣고

빌드해도 안되네!!!

아우 빡셔.. 튜토리얼 다시 찾아봐야겠다.
+
지금은 Bidir로 되어있는데

이미 생성되어있는 프로젝트 열어서 보니 엥 Unknown?
readonly 라고 수정도 안되는데 어우.. 어떻게 하지 ㅠㅠ

+
2026.03.22
아래껄 추가하니 조금더 진행은 되는데
| unnamed u0 ( .clk_clk ( CLOCK_50), // clk.clk .reset_reset_n ( 1'b1), // reset.reset_n .memory_mem_a ( HPS_DDR3_ADDR), // memory.mem_a .memory_mem_ba ( HPS_DDR3_BA), // .mem_ba .memory_mem_ck ( HPS_DDR3_CK_P), // .mem_ck .memory_mem_ck_n ( HPS_DDR3_CK_N), // .mem_ck_n .memory_mem_cke ( HPS_DDR3_CKE), // .mem_cke .memory_mem_cs_n ( HPS_DDR3_CS_N), // .mem_cs_n .memory_mem_ras_n ( HPS_DDR3_RAS_N), // .mem_ras_n .memory_mem_cas_n ( HPS_DDR3_CAS_N), // .mem_cas_n .memory_mem_we_n ( HPS_DDR3_WE_N), // .mem_we_n .memory_mem_reset_n ( HPS_DDR3_RESET_N), // .mem_reset_n .memory_mem_dq ( HPS_DDR3_DQ), // .mem_dq .memory_mem_dqs ( HPS_DDR3_DQS_P), // .mem_dqs .memory_mem_dqs_n ( HPS_DDR3_DQS_N), // .mem_dqs_n .memory_mem_odt ( HPS_DDR3_ODT), // .mem_odt .memory_mem_dm ( HPS_DDR3_DM), // .mem_dm .memory_oct_rzqin ( HPS_DDR3_RZQ), // .oct_rzqin }; |
또 먼가 잘못했는지 -_-
여전히 DDR3쪽 DQS 핀 에러는 여전하고
그 와중에 용량이 부족하다고 배째는데 이게 말이... 되나?
| Error (169008): Can't turn on open-drain option for differential I/O pin HPS_DDR3_DQS_N[1] Error (169008): Can't turn on open-drain option for differential I/O pin HPS_DDR3_DQS_N[2] Error (169008): Can't turn on open-drain option for differential I/O pin HPS_DDR3_DQS_N[3] Error (169008): Can't turn on open-drain option for differential I/O pin HPS_DDR3_DQS_P[1] Error (169008): Can't turn on open-drain option for differential I/O pin HPS_DDR3_DQS_P[2] Error (169008): Can't turn on open-drain option for differential I/O pin HPS_DDR3_DQS_P[3] Info (11798): Fitter preparation operations ending: elapsed time is 00:00:00 Warning (169064): Following 85 pins have no output enable or a GND or VCC output enable - later changes to this connectivity may change fitting results Info (169065): Pin AUD_ADCLRCK has a permanently disabled output enable Info (169065): Pin AUD_BCLK has a permanently disabled output enable Info (169065): Pin AUD_DACLRCK has a permanently disabled output enable Info (169065): Pin DRAM_DQ[0] has a permanently disabled output enable Info (169065): Pin DRAM_DQ[1] has a permanently disabled output enable Info (169065): Pin DRAM_DQ[2] has a permanently disabled output enable Info (169065): Pin DRAM_DQ[3] has a permanently disabled output enable Info (169065): Pin DRAM_DQ[4] has a permanently disabled output enable Info (169065): Pin DRAM_DQ[5] has a permanently disabled output enable Info (169065): Pin DRAM_DQ[6] has a permanently disabled output enable Info (169065): Pin DRAM_DQ[7] has a permanently disabled output enable Info (169065): Pin DRAM_DQ[8] has a permanently disabled output enable Info (169065): Pin DRAM_DQ[9] has a permanently disabled output enable Info (169065): Pin DRAM_DQ[10] has a permanently disabled output enable Info (169065): Pin DRAM_DQ[11] has a permanently disabled output enable Info (169065): Pin DRAM_DQ[12] has a permanently disabled output enable Info (169065): Pin DRAM_DQ[13] has a permanently disabled output enable Info (169065): Pin DRAM_DQ[14] has a permanently disabled output enable Info (169065): Pin DRAM_DQ[15] has a permanently disabled output enable Info (169065): Pin FPGA_I2C_SDAT has a permanently disabled output enable Info (169065): Pin PS2_CLK has a permanently disabled output enable Info (169065): Pin PS2_CLK2 has a permanently disabled output enable Info (169065): Pin PS2_DAT has a permanently disabled output enable Info (169065): Pin PS2_DAT2 has a permanently disabled output enable Info (169065): Pin HPS_CONV_USB_N has a permanently disabled output enable Info (169065): Pin HPS_DDR3_DQ[8] has a permanently disabled output enable Info (169065): Pin HPS_DDR3_DQ[9] has a permanently disabled output enable Info (169065): Pin HPS_DDR3_DQ[10] has a permanently disabled output enable Info (169065): Pin HPS_DDR3_DQ[11] has a permanently disabled output enable Info (169065): Pin HPS_DDR3_DQ[12] has a permanently disabled output enable Info (169065): Pin HPS_DDR3_DQ[13] has a permanently disabled output enable Info (169065): Pin HPS_DDR3_DQ[14] has a permanently disabled output enable Info (169065): Pin HPS_DDR3_DQ[15] has a permanently disabled output enable Info (169065): Pin HPS_DDR3_DQ[16] has a permanently disabled output enable Info (169065): Pin HPS_DDR3_DQ[17] has a permanently disabled output enable Info (169065): Pin HPS_DDR3_DQ[18] has a permanently disabled output enable Info (169065): Pin HPS_DDR3_DQ[19] has a permanently disabled output enable Info (169065): Pin HPS_DDR3_DQ[20] has a permanently disabled output enable Info (169065): Pin HPS_DDR3_DQ[21] has a permanently disabled output enable Info (169065): Pin HPS_DDR3_DQ[22] has a permanently disabled output enable Info (169065): Pin HPS_DDR3_DQ[23] has a permanently disabled output enable Info (169065): Pin HPS_DDR3_DQ[24] has a permanently disabled output enable Info (169065): Pin HPS_DDR3_DQ[25] has a permanently disabled output enable Info (169065): Pin HPS_DDR3_DQ[26] has a permanently disabled output enable Info (169065): Pin HPS_DDR3_DQ[27] has a permanently disabled output enable Info (169065): Pin HPS_DDR3_DQ[28] has a permanently disabled output enable Info (169065): Pin HPS_DDR3_DQ[29] has a permanently disabled output enable Info (169065): Pin HPS_DDR3_DQ[30] has a permanently disabled output enable Info (169065): Pin HPS_DDR3_DQ[31] has a permanently disabled output enable Info (169065): Pin HPS_DDR3_DQS_N[1] has a permanently disabled output enable Info (169065): Pin HPS_DDR3_DQS_N[2] has a permanently disabled output enable Info (169065): Pin HPS_DDR3_DQS_N[3] has a permanently disabled output enable Info (169065): Pin HPS_DDR3_DQS_P[1] has a permanently disabled output enable Info (169065): Pin HPS_DDR3_DQS_P[2] has a permanently disabled output enable Info (169065): Pin HPS_DDR3_DQS_P[3] has a permanently disabled output enable Info (169065): Pin HPS_ENET_INT_N has a permanently disabled output enable Info (169065): Pin HPS_ENET_MDIO has a permanently disabled output enable Info (169065): Pin HPS_FLASH_DATA[0] has a permanently disabled output enable Info (169065): Pin HPS_FLASH_DATA[1] has a permanently disabled output enable Info (169065): Pin HPS_FLASH_DATA[2] has a permanently disabled output enable Info (169065): Pin HPS_FLASH_DATA[3] has a permanently disabled output enable Info (169065): Pin HPS_GPIO[0] has a permanently disabled output enable Info (169065): Pin HPS_GPIO[1] has a permanently disabled output enable Info (169065): Pin HPS_GSENSOR_INT has a permanently disabled output enable Info (169065): Pin HPS_I2C1_SCLK has a permanently disabled output enable Info (169065): Pin HPS_I2C1_SDAT has a permanently disabled output enable Info (169065): Pin HPS_I2C2_SCLK has a permanently disabled output enable Info (169065): Pin HPS_I2C2_SDAT has a permanently disabled output enable Info (169065): Pin HPS_I2C_CONTROL has a permanently disabled output enable Info (169065): Pin HPS_KEY has a permanently disabled output enable Info (169065): Pin HPS_LED has a permanently disabled output enable Info (169065): Pin HPS_SD_CMD has a permanently disabled output enable Info (169065): Pin HPS_SD_DATA[0] has a permanently disabled output enable Info (169065): Pin HPS_SD_DATA[1] has a permanently disabled output enable Info (169065): Pin HPS_SD_DATA[2] has a permanently disabled output enable Info (169065): Pin HPS_SD_DATA[3] has a permanently disabled output enable Info (169065): Pin HPS_SPIM_SS has a permanently disabled output enable Info (169065): Pin HPS_USB_DATA[0] has a permanently disabled output enable Info (169065): Pin HPS_USB_DATA[1] has a permanently disabled output enable Info (169065): Pin HPS_USB_DATA[2] has a permanently disabled output enable Info (169065): Pin HPS_USB_DATA[3] has a permanently disabled output enable Info (169065): Pin HPS_USB_DATA[4] has a permanently disabled output enable Info (169065): Pin HPS_USB_DATA[5] has a permanently disabled output enable Info (169065): Pin HPS_USB_DATA[6] has a permanently disabled output enable Info (169065): Pin HPS_USB_DATA[7] has a permanently disabled output enable Warning (169069): Following 216 pins have nothing, GND, or VCC driving datain port -- changes to this connectivity may change fitting results Info (169070): Pin ADC_CONVST has GND driving its datain port Info (169070): Pin ADC_DIN has GND driving its datain port Info (169070): Pin ADC_SCLK has GND driving its datain port Info (169070): Pin AUD_DACDAT has GND driving its datain port Info (169070): Pin AUD_XCK has GND driving its datain port Info (169070): Pin DRAM_ADDR[0] has GND driving its datain port Info (169070): Pin DRAM_ADDR[1] has GND driving its datain port Info (169070): Pin DRAM_ADDR[2] has GND driving its datain port Info (169070): Pin DRAM_ADDR[3] has GND driving its datain port Info (169070): Pin DRAM_ADDR[4] has GND driving its datain port Info (169070): Pin DRAM_ADDR[5] has GND driving its datain port Info (169070): Pin DRAM_ADDR[6] has GND driving its datain port Info (169070): Pin DRAM_ADDR[7] has GND driving its datain port Info (169070): Pin DRAM_ADDR[8] has GND driving its datain port Info (169070): Pin DRAM_ADDR[9] has GND driving its datain port Info (169070): Pin DRAM_ADDR[10] has GND driving its datain port Info (169070): Pin DRAM_ADDR[11] has GND driving its datain port Info (169070): Pin DRAM_ADDR[12] has GND driving its datain port Info (169070): Pin DRAM_BA[0] has GND driving its datain port Info (169070): Pin DRAM_BA[1] has GND driving its datain port Info (169070): Pin DRAM_CAS_N has GND driving its datain port Info (169070): Pin DRAM_CKE has GND driving its datain port Info (169070): Pin DRAM_CLK has GND driving its datain port Info (169070): Pin DRAM_CS_N has GND driving its datain port Info (169070): Pin DRAM_LDQM has GND driving its datain port Info (169070): Pin DRAM_RAS_N has GND driving its datain port Info (169070): Pin DRAM_UDQM has GND driving its datain port Info (169070): Pin DRAM_WE_N has GND driving its datain port Info (169070): Pin FPGA_I2C_SCLK has GND driving its datain port Info (169070): Pin HEX0[0] has GND driving its datain port Info (169070): Pin HEX0[1] has GND driving its datain port Info (169070): Pin HEX0[2] has GND driving its datain port Info (169070): Pin HEX0[3] has GND driving its datain port Info (169070): Pin HEX0[4] has GND driving its datain port Info (169070): Pin HEX0[5] has GND driving its datain port Info (169070): Pin HEX0[6] has GND driving its datain port Info (169070): Pin HEX1[0] has GND driving its datain port Info (169070): Pin HEX1[1] has GND driving its datain port Info (169070): Pin HEX1[2] has GND driving its datain port Info (169070): Pin HEX1[3] has GND driving its datain port Info (169070): Pin HEX1[4] has GND driving its datain port Info (169070): Pin HEX1[5] has GND driving its datain port Info (169070): Pin HEX1[6] has GND driving its datain port Info (169070): Pin HEX2[0] has GND driving its datain port Info (169070): Pin HEX2[1] has GND driving its datain port Info (169070): Pin HEX2[2] has GND driving its datain port Info (169070): Pin HEX2[3] has GND driving its datain port Info (169070): Pin HEX2[4] has GND driving its datain port Info (169070): Pin HEX2[5] has GND driving its datain port Info (169070): Pin HEX2[6] has GND driving its datain port Info (169070): Pin HEX3[0] has GND driving its datain port Info (169070): Pin HEX3[1] has GND driving its datain port Info (169070): Pin HEX3[2] has GND driving its datain port Info (169070): Pin HEX3[3] has GND driving its datain port Info (169070): Pin HEX3[4] has GND driving its datain port Info (169070): Pin HEX3[5] has GND driving its datain port Info (169070): Pin HEX3[6] has GND driving its datain port Info (169070): Pin HEX4[0] has GND driving its datain port Info (169070): Pin HEX4[1] has GND driving its datain port Info (169070): Pin HEX4[2] has GND driving its datain port Info (169070): Pin HEX4[3] has GND driving its datain port Info (169070): Pin HEX4[4] has GND driving its datain port Info (169070): Pin HEX4[5] has GND driving its datain port Info (169070): Pin HEX4[6] has GND driving its datain port Info (169070): Pin HEX5[0] has GND driving its datain port Info (169070): Pin HEX5[1] has GND driving its datain port Info (169070): Pin HEX5[2] has GND driving its datain port Info (169070): Pin HEX5[3] has GND driving its datain port Info (169070): Pin HEX5[4] has GND driving its datain port Info (169070): Pin HEX5[5] has GND driving its datain port Info (169070): Pin HEX5[6] has GND driving its datain port Info (169070): Pin IRDA_TXD has GND driving its datain port Info (169070): Pin LEDR[0] has GND driving its datain port Info (169070): Pin LEDR[1] has GND driving its datain port Info (169070): Pin LEDR[2] has GND driving its datain port Info (169070): Pin LEDR[3] has GND driving its datain port Info (169070): Pin LEDR[4] has GND driving its datain port Info (169070): Pin LEDR[5] has GND driving its datain port Info (169070): Pin LEDR[6] has GND driving its datain port Info (169070): Pin LEDR[7] has GND driving its datain port Info (169070): Pin LEDR[8] has GND driving its datain port Info (169070): Pin LEDR[9] has GND driving its datain port Info (169070): Pin TD_RESET_N has GND driving its datain port Info (169070): Pin VGA_BLANK_N has GND driving its datain port Info (169070): Pin VGA_B[0] has GND driving its datain port Info (169070): Pin VGA_B[1] has GND driving its datain port Info (169070): Pin VGA_B[2] has GND driving its datain port Info (169070): Pin VGA_B[3] has GND driving its datain port Info (169070): Pin VGA_B[4] has GND driving its datain port Info (169070): Pin VGA_B[5] has GND driving its datain port Info (169070): Pin VGA_B[6] has GND driving its datain port Info (169070): Pin VGA_B[7] has GND driving its datain port Info (169070): Pin VGA_CLK has GND driving its datain port Info (169070): Pin VGA_G[0] has GND driving its datain port Info (169070): Pin VGA_G[1] has GND driving its datain port Info (169070): Pin VGA_G[2] has GND driving its datain port Info (169070): Pin VGA_G[3] has GND driving its datain port Info (169070): Pin VGA_G[4] has GND driving its datain port Info (169070): Pin VGA_G[5] has GND driving its datain port Info (169070): Pin VGA_G[6] has GND driving its datain port Info (169070): Pin VGA_G[7] has GND driving its datain port Info (169070): Pin VGA_HS has GND driving its datain port Info (169070): Pin VGA_R[0] has GND driving its datain port Info (169070): Pin VGA_R[1] has GND driving its datain port Info (169070): Pin VGA_R[2] has GND driving its datain port Info (169070): Pin VGA_R[3] has GND driving its datain port Info (169070): Pin VGA_R[4] has GND driving its datain port Info (169070): Pin VGA_R[5] has GND driving its datain port Info (169070): Pin VGA_R[6] has GND driving its datain port Info (169070): Pin VGA_R[7] has GND driving its datain port Info (169070): Pin VGA_SYNC_N has GND driving its datain port Info (169070): Pin VGA_VS has GND driving its datain port Info (169070): Pin HPS_DDR3_ADDR[13] has GND driving its datain port Info (169070): Pin HPS_DDR3_ADDR[14] has GND driving its datain port Info (169070): Pin HPS_DDR3_DM[1] has GND driving its datain port Info (169070): Pin HPS_DDR3_DM[2] has GND driving its datain port Info (169070): Pin HPS_DDR3_DM[3] has GND driving its datain port Info (169070): Pin HPS_ENET_GTX_CLK has GND driving its datain port Info (169070): Pin HPS_ENET_MDC has GND driving its datain port Info (169070): Pin HPS_ENET_TX_DATA[0] has GND driving its datain port Info (169070): Pin HPS_ENET_TX_DATA[1] has GND driving its datain port Info (169070): Pin HPS_ENET_TX_DATA[2] has GND driving its datain port Info (169070): Pin HPS_ENET_TX_DATA[3] has GND driving its datain port Info (169070): Pin HPS_ENET_TX_EN has GND driving its datain port Info (169070): Pin HPS_FLASH_DCLK has GND driving its datain port Info (169070): Pin HPS_FLASH_NCSO has GND driving its datain port Info (169070): Pin HPS_SD_CLK has GND driving its datain port Info (169070): Pin HPS_SPIM_CLK has GND driving its datain port Info (169070): Pin HPS_SPIM_MOSI has GND driving its datain port Info (169070): Pin HPS_UART_TX has GND driving its datain port Info (169070): Pin HPS_USB_STP has GND driving its datain port Info (169070): Pin AUD_ADCLRCK has VCC driving its datain port Info (169070): Pin AUD_BCLK has VCC driving its datain port Info (169070): Pin AUD_DACLRCK has VCC driving its datain port Info (169070): Pin DRAM_DQ[0] has VCC driving its datain port Info (169070): Pin DRAM_DQ[1] has VCC driving its datain port Info (169070): Pin DRAM_DQ[2] has VCC driving its datain port Info (169070): Pin DRAM_DQ[3] has VCC driving its datain port Info (169070): Pin DRAM_DQ[4] has VCC driving its datain port Info (169070): Pin DRAM_DQ[5] has VCC driving its datain port Info (169070): Pin DRAM_DQ[6] has VCC driving its datain port Info (169070): Pin DRAM_DQ[7] has VCC driving its datain port Info (169070): Pin DRAM_DQ[8] has VCC driving its datain port Info (169070): Pin DRAM_DQ[9] has VCC driving its datain port Info (169070): Pin DRAM_DQ[10] has VCC driving its datain port Info (169070): Pin DRAM_DQ[11] has VCC driving its datain port Info (169070): Pin DRAM_DQ[12] has VCC driving its datain port Info (169070): Pin DRAM_DQ[13] has VCC driving its datain port Info (169070): Pin DRAM_DQ[14] has VCC driving its datain port Info (169070): Pin DRAM_DQ[15] has VCC driving its datain port Info (169070): Pin FPGA_I2C_SDAT has VCC driving its datain port Info (169070): Pin PS2_CLK has VCC driving its datain port Info (169070): Pin PS2_CLK2 has VCC driving its datain port Info (169070): Pin PS2_DAT has VCC driving its datain port Info (169070): Pin PS2_DAT2 has VCC driving its datain port Info (169070): Pin HPS_CONV_USB_N has VCC driving its datain port Info (169070): Pin HPS_DDR3_DQ[8] has VCC driving its datain port Info (169070): Pin HPS_DDR3_DQ[9] has VCC driving its datain port Info (169070): Pin HPS_DDR3_DQ[10] has VCC driving its datain port Info (169070): Pin HPS_DDR3_DQ[11] has VCC driving its datain port Info (169070): Pin HPS_DDR3_DQ[12] has VCC driving its datain port Info (169070): Pin HPS_DDR3_DQ[13] has VCC driving its datain port Info (169070): Pin HPS_DDR3_DQ[14] has VCC driving its datain port Info (169070): Pin HPS_DDR3_DQ[15] has VCC driving its datain port Info (169070): Pin HPS_DDR3_DQ[16] has VCC driving its datain port Info (169070): Pin HPS_DDR3_DQ[17] has VCC driving its datain port Info (169070): Pin HPS_DDR3_DQ[18] has VCC driving its datain port Info (169070): Pin HPS_DDR3_DQ[19] has VCC driving its datain port Info (169070): Pin HPS_DDR3_DQ[20] has VCC driving its datain port Info (169070): Pin HPS_DDR3_DQ[21] has VCC driving its datain port Info (169070): Pin HPS_DDR3_DQ[22] has VCC driving its datain port Info (169070): Pin HPS_DDR3_DQ[23] has VCC driving its datain port Info (169070): Pin HPS_DDR3_DQ[24] has VCC driving its datain port Info (169070): Pin HPS_DDR3_DQ[25] has VCC driving its datain port Info (169070): Pin HPS_DDR3_DQ[26] has VCC driving its datain port Info (169070): Pin HPS_DDR3_DQ[27] has VCC driving its datain port Info (169070): Pin HPS_DDR3_DQ[28] has VCC driving its datain port Info (169070): Pin HPS_DDR3_DQ[29] has VCC driving its datain port Info (169070): Pin HPS_DDR3_DQ[30] has VCC driving its datain port Info (169070): Pin HPS_DDR3_DQ[31] has VCC driving its datain port Info (169070): Pin HPS_DDR3_DQS_N[1] has VCC driving its datain port Info (169070): Pin HPS_DDR3_DQS_N[2] has VCC driving its datain port Info (169070): Pin HPS_DDR3_DQS_N[3] has VCC driving its datain port Info (169070): Pin HPS_DDR3_DQS_P[1] has VCC driving its datain port Info (169070): Pin HPS_DDR3_DQS_P[2] has VCC driving its datain port Info (169070): Pin HPS_DDR3_DQS_P[3] has VCC driving its datain port Info (169070): Pin HPS_ENET_INT_N has VCC driving its datain port Info (169070): Pin HPS_ENET_MDIO has VCC driving its datain port Info (169070): Pin HPS_FLASH_DATA[0] has VCC driving its datain port Info (169070): Pin HPS_FLASH_DATA[1] has VCC driving its datain port Info (169070): Pin HPS_FLASH_DATA[2] has VCC driving its datain port Info (169070): Pin HPS_FLASH_DATA[3] has VCC driving its datain port Info (169070): Pin HPS_GPIO[0] has VCC driving its datain port Info (169070): Pin HPS_GPIO[1] has VCC driving its datain port Info (169070): Pin HPS_GSENSOR_INT has VCC driving its datain port Info (169070): Pin HPS_I2C1_SCLK has VCC driving its datain port Info (169070): Pin HPS_I2C1_SDAT has VCC driving its datain port Info (169070): Pin HPS_I2C2_SCLK has VCC driving its datain port Info (169070): Pin HPS_I2C2_SDAT has VCC driving its datain port Info (169070): Pin HPS_I2C_CONTROL has VCC driving its datain port Info (169070): Pin HPS_KEY has VCC driving its datain port Info (169070): Pin HPS_LED has VCC driving its datain port Info (169070): Pin HPS_SD_CMD has VCC driving its datain port Info (169070): Pin HPS_SD_DATA[0] has VCC driving its datain port Info (169070): Pin HPS_SD_DATA[1] has VCC driving its datain port Info (169070): Pin HPS_SD_DATA[2] has VCC driving its datain port Info (169070): Pin HPS_SD_DATA[3] has VCC driving its datain port Info (169070): Pin HPS_SPIM_SS has VCC driving its datain port Info (169070): Pin HPS_USB_DATA[0] has VCC driving its datain port Info (169070): Pin HPS_USB_DATA[1] has VCC driving its datain port Info (169070): Pin HPS_USB_DATA[2] has VCC driving its datain port Info (169070): Pin HPS_USB_DATA[3] has VCC driving its datain port Info (169070): Pin HPS_USB_DATA[4] has VCC driving its datain port Info (169070): Pin HPS_USB_DATA[5] has VCC driving its datain port Info (169070): Pin HPS_USB_DATA[6] has VCC driving its datain port Info (169070): Pin HPS_USB_DATA[7] has VCC driving its datain port Info (169186): Following groups of pins have the same dynamic on-chip termination control Info (169185): Following pins have the same dynamic on-chip termination control: unnamed:u0|unnamed_hps_0:hps_0|unnamed_hps_0_hps_0:hps_0|unnamed_hps_0_hps_0_hps_io:hps_io|unnamed_hps_0_hps_0_hps_io_border:border|hps_sdram:hps_sdram_inst|hps_sdram_p0:p0|hps_sdram_p0_acv_hard_memphy:umemphy|hps_sdram_p0_acv_hard_io_pads:uio_pads|hps_sdram_p0_altdqdqs:dq_ddio[0].ubidir_dq_dqs|altdq_dqs2_acv_connect_to_hard_phy_cyclonev:altdq_dqs2_inst|diff_dtc_bar Info (169066): Type bi-directional pin HPS_DDR3_DQS_N[0] uses the Differential 1.5-V SSTL Class I I/O standard Info (169185): Following pins have the same dynamic on-chip termination control: unnamed:u0|unnamed_hps_0:hps_0|unnamed_hps_0_hps_0:hps_0|unnamed_hps_0_hps_0_hps_io:hps_io|unnamed_hps_0_hps_0_hps_io_border:border|hps_sdram:hps_sdram_inst|hps_sdram_p0:p0|hps_sdram_p0_acv_hard_memphy:umemphy|hps_sdram_p0_acv_hard_io_pads:uio_pads|hps_sdram_p0_altdqdqs:dq_ddio[0].ubidir_dq_dqs|altdq_dqs2_acv_connect_to_hard_phy_cyclonev:altdq_dqs2_inst|delayed_oct Info (169066): Type bi-directional pin HPS_DDR3_DQ[0] uses the SSTL-15 Class I I/O standard Info (169185): Following pins have the same dynamic on-chip termination control: unnamed:u0|unnamed_hps_0:hps_0|unnamed_hps_0_hps_0:hps_0|unnamed_hps_0_hps_0_hps_io:hps_io|unnamed_hps_0_hps_0_hps_io_border:border|hps_sdram:hps_sdram_inst|hps_sdram_p0:p0|hps_sdram_p0_acv_hard_memphy:umemphy|hps_sdram_p0_acv_hard_io_pads:uio_pads|hps_sdram_p0_altdqdqs:dq_ddio[0].ubidir_dq_dqs|altdq_dqs2_acv_connect_to_hard_phy_cyclonev:altdq_dqs2_inst|delayed_oct Info (169066): Type bi-directional pin HPS_DDR3_DQ[1] uses the SSTL-15 Class I I/O standard Info (169185): Following pins have the same dynamic on-chip termination control: unnamed:u0|unnamed_hps_0:hps_0|unnamed_hps_0_hps_0:hps_0|unnamed_hps_0_hps_0_hps_io:hps_io|unnamed_hps_0_hps_0_hps_io_border:border|hps_sdram:hps_sdram_inst|hps_sdram_p0:p0|hps_sdram_p0_acv_hard_memphy:umemphy|hps_sdram_p0_acv_hard_io_pads:uio_pads|hps_sdram_p0_altdqdqs:dq_ddio[0].ubidir_dq_dqs|altdq_dqs2_acv_connect_to_hard_phy_cyclonev:altdq_dqs2_inst|delayed_oct Info (169066): Type bi-directional pin HPS_DDR3_DQ[2] uses the SSTL-15 Class I I/O standard Info (169185): Following pins have the same dynamic on-chip termination control: unnamed:u0|unnamed_hps_0:hps_0|unnamed_hps_0_hps_0:hps_0|unnamed_hps_0_hps_0_hps_io:hps_io|unnamed_hps_0_hps_0_hps_io_border:border|hps_sdram:hps_sdram_inst|hps_sdram_p0:p0|hps_sdram_p0_acv_hard_memphy:umemphy|hps_sdram_p0_acv_hard_io_pads:uio_pads|hps_sdram_p0_altdqdqs:dq_ddio[0].ubidir_dq_dqs|altdq_dqs2_acv_connect_to_hard_phy_cyclonev:altdq_dqs2_inst|delayed_oct Info (169066): Type bi-directional pin HPS_DDR3_DQ[3] uses the SSTL-15 Class I I/O standard Info (169185): Following pins have the same dynamic on-chip termination control: unnamed:u0|unnamed_hps_0:hps_0|unnamed_hps_0_hps_0:hps_0|unnamed_hps_0_hps_0_hps_io:hps_io|unnamed_hps_0_hps_0_hps_io_border:border|hps_sdram:hps_sdram_inst|hps_sdram_p0:p0|hps_sdram_p0_acv_hard_memphy:umemphy|hps_sdram_p0_acv_hard_io_pads:uio_pads|hps_sdram_p0_altdqdqs:dq_ddio[0].ubidir_dq_dqs|altdq_dqs2_acv_connect_to_hard_phy_cyclonev:altdq_dqs2_inst|delayed_oct Info (169066): Type bi-directional pin HPS_DDR3_DQ[4] uses the SSTL-15 Class I I/O standard Info (169185): Following pins have the same dynamic on-chip termination control: unnamed:u0|unnamed_hps_0:hps_0|unnamed_hps_0_hps_0:hps_0|unnamed_hps_0_hps_0_hps_io:hps_io|unnamed_hps_0_hps_0_hps_io_border:border|hps_sdram:hps_sdram_inst|hps_sdram_p0:p0|hps_sdram_p0_acv_hard_memphy:umemphy|hps_sdram_p0_acv_hard_io_pads:uio_pads|hps_sdram_p0_altdqdqs:dq_ddio[0].ubidir_dq_dqs|altdq_dqs2_acv_connect_to_hard_phy_cyclonev:altdq_dqs2_inst|delayed_oct Info (169066): Type bi-directional pin HPS_DDR3_DQ[5] uses the SSTL-15 Class I I/O standard Info (169185): Following pins have the same dynamic on-chip termination control: unnamed:u0|unnamed_hps_0:hps_0|unnamed_hps_0_hps_0:hps_0|unnamed_hps_0_hps_0_hps_io:hps_io|unnamed_hps_0_hps_0_hps_io_border:border|hps_sdram:hps_sdram_inst|hps_sdram_p0:p0|hps_sdram_p0_acv_hard_memphy:umemphy|hps_sdram_p0_acv_hard_io_pads:uio_pads|hps_sdram_p0_altdqdqs:dq_ddio[0].ubidir_dq_dqs|altdq_dqs2_acv_connect_to_hard_phy_cyclonev:altdq_dqs2_inst|delayed_oct Info (169066): Type bi-directional pin HPS_DDR3_DQ[6] uses the SSTL-15 Class I I/O standard Info (169185): Following pins have the same dynamic on-chip termination control: unnamed:u0|unnamed_hps_0:hps_0|unnamed_hps_0_hps_0:hps_0|unnamed_hps_0_hps_0_hps_io:hps_io|unnamed_hps_0_hps_0_hps_io_border:border|hps_sdram:hps_sdram_inst|hps_sdram_p0:p0|hps_sdram_p0_acv_hard_memphy:umemphy|hps_sdram_p0_acv_hard_io_pads:uio_pads|hps_sdram_p0_altdqdqs:dq_ddio[0].ubidir_dq_dqs|altdq_dqs2_acv_connect_to_hard_phy_cyclonev:altdq_dqs2_inst|delayed_oct Info (169066): Type bi-directional pin HPS_DDR3_DQ[7] uses the SSTL-15 Class I I/O standard Info (169185): Following pins have the same dynamic on-chip termination control: unnamed:u0|unnamed_hps_0:hps_0|unnamed_hps_0_hps_0:hps_0|unnamed_hps_0_hps_0_hps_io:hps_io|unnamed_hps_0_hps_0_hps_io_border:border|hps_sdram:hps_sdram_inst|hps_sdram_p0:p0|hps_sdram_p0_acv_hard_memphy:umemphy|hps_sdram_p0_acv_hard_io_pads:uio_pads|hps_sdram_p0_altdqdqs:dq_ddio[0].ubidir_dq_dqs|altdq_dqs2_acv_connect_to_hard_phy_cyclonev:altdq_dqs2_inst|diff_dtc Info (169066): Type bi-directional pin HPS_DDR3_DQS_P[0] uses the Differential 1.5-V SSTL Class I I/O standard Error (11802): Can't fit design in device. Modify your design to reduce resources, or choose a larger device. The Intel FPGA Knowledge Database contains many articles with specific details on how to resolve this error. Visit the Knowledge Database at https://www.altera.com/support/support-resources/knowledge-base/search.html and search for this specific error message number. Error: Quartus Prime Fitter was unsuccessful. 7 errors, 5 warnings Error: Peak virtual memory: 5113 megabytes Error: Processing ended: Sun Mar 22 17:55:31 2026 Error: Elapsed time: 00:00:06 Error: Total CPU time (on all processors): 00:00:05 Error (293001): Quartus Prime Full Compilation was unsuccessful. 9 errors, 341 warnings |
로직이 부족한줄 알았는데 핀이 너무 많이 할당되어도 그런 에러가 발생하는 건가?
[링크 : https://stackoverflow.com/questions/50442061/quartus-unable-to-fit-design-to-device]
'embeded > FPGA - ALTERA' 카테고리의 다른 글
| nios II 단종 (0) | 2026.03.22 |
|---|---|
| fpga sdk for openCL (0) | 2026.03.18 |
| aocl_c5soc_getting_started.pdf (Altera SDK for OpenCL) (0) | 2026.03.18 |
| de1-soc와 quartus / fpga sdk for opencl (0) | 2026.03.18 |
| quartus prime standard 실행 (0) | 2026.03.17 |
